/* Chrysalide - Outil d'analyse de fichiers binaires * ##FILE## - traduction d'instructions ARMv7 * * Copyright (C) 2017 Cyrille Bagard * * This file is part of Chrysalide. * * Chrysalide is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 3 of the License, or * (at your option) any later version. * * Chrysalide is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with Chrysalide. If not, see . */ @title ORN (register) @id 120 @desc { Bitwise OR NOT (register) performs a bitwise (inclusive) OR of a register value and the complement of an optionally-shifted register value, and writes the result to the destination register. It can optionally update the condition flags based on the result. } @encoding (T1) { @word 1 1 1 0 1 0 1 0 0 1 1 S(1) Rn(4) 0 imm3(3) Rd(4) imm2(2) type(2) Rm(4) @syntax { @assert { S == 0 } @conv { reg_D = Register(Rd) reg_N = Register(Rn) reg_M = Register(Rm) shift = DecodeImmShift(type, imm3:imm2) } @asm orn ?reg_D reg_N reg_M ?shift } @syntax { @assert { S == 1 } @conv { reg_D = Register(Rd) reg_N = Register(Rn) reg_M = Register(Rm) shift = DecodeImmShift(type, imm3:imm2) } @asm orns ?reg_D reg_N reg_M ?shift } }