summaryrefslogtreecommitdiff
path: root/plugins/arm/v7/opdefs/ldr_A8864.d
blob: e6c41d95eaec8639f1bd0bebb8ad1df3c0832694 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117

/* Chrysalide - Outil d'analyse de fichiers binaires
 * ##FILE## - traduction d'instructions ARMv7
 *
 * Copyright (C) 2017 Cyrille Bagard
 *
 *  This file is part of Chrysalide.
 *
 *  Chrysalide is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 3 of the License, or
 *  (at your option) any later version.
 *
 *  Chrysalide is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with Chrysalide.  If not, see <http://www.gnu.org/licenses/>.
 */


@title LDR (literal)

@id 63

@desc {

	Load Register (literal) calculates an address from the PC value and an immediate offset, loads a word from memory, and writes it to a register. For information about memory accesses see Memory accesses on page A8-294.

}

@encoding (t1) {

	@half 0 1 0 0 1 Rt(3) imm8(8)

	@syntax {

		@conv {

			reg_T = Register(Rt)
			imm32 = ZeroExtend(imm8:'00', 32)

		}

		@asm ldr reg_T imm32

	}

	@hooks {

		fetch = help_fetching_with_instruction_ldr_literal_from_thumb
		post = post_process_ldr_instructions

	}

}

@encoding (T2) {

	@word 1 1 1 1 1 0 0 0 U(1) 1 0 1 1 1 1 1 Rt(4) imm12(12)

	@syntax {

		@conv {

			reg_T = Register(Rt)
			imm32 = ZeroExtend(imm12, 32)

		}

		@asm ldr.w reg_T imm32

	}

	@hooks {

		fetch = help_fetching_with_instruction_ldr_literal_from_thumb
		post = post_process_ldr_instructions

	}

}

@encoding (A1) {

	@word cond(4) 0 1 0 1 U(1) 0 0 1 1 1 1 1 Rt(4) imm12(12)

	@syntax {

		@conv {

			reg_T = Register(Rt)
			imm32 = ZeroExtend(imm12, 32)

		}

		@asm ldr reg_T imm32

		@rules {

			check g_arm_instruction_set_cond(cond)

		}

	}

	@hooks {

		fetch = help_fetching_with_instruction_ldr_literal_from_arm
		post = post_process_ldr_instructions

	}

}