summaryrefslogtreecommitdiff
path: root/plugins/arm/v7/opdefs/and_A8813.d
blob: 0e303f2bb0fe7059e8cc72a357ba58052759aeb8 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137

/* Chrysalide - Outil d'analyse de fichiers binaires
 * ##FILE## - traduction d'instructions ARMv7
 *
 * Copyright (C) 2017 Cyrille Bagard
 *
 *  This file is part of Chrysalide.
 *
 *  Chrysalide is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 3 of the License, or
 *  (at your option) any later version.
 *
 *  Chrysalide is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with Foobar.  If not, see <http://www.gnu.org/licenses/>.
 */


@title AND (immediate)

@id 12

@desc {

	This instruction performs a bitwise AND of a register value and an immediate value, and writes the result to the destination register.

}

@encoding (T1) {

	@word 1 1 1 1 0 i(1) 0 0 0 0 0 S(1) Rn(4) 0 imm3(3) Rd(4) imm8(8)

	@syntax {

		@assert {

			S == 0

		}

		@conv {

			reg_D = Register(Rd)
			reg_N = Register(Rn)
			const = ThumbExpandImm_C(i:imm3:imm8, APSR_C)

		}

		@asm and ?reg_D reg_N const

	}

	@syntax {

		@assert {

			S == 1

		}

		@conv {

			reg_D = Register(Rd)
			reg_N = Register(Rn)
			const = ThumbExpandImm_C(i:imm3:imm8, APSR_C)

		}

		@asm ands ?reg_D reg_N const

	}

}

@encoding (A1) {

	@word cond(4) 0 0 1 0 0 0 0 S(1) Rn(4) Rd(4) imm12(12)

	@syntax {

		@assert {

			S == 0

		}

		@conv {

			reg_D = Register(Rd)
			reg_N = Register(Rn)
			const = ARMExpandImm_C(imm12, APSR_C)

		}

		@asm and ?reg_D reg_N const

		@rules {

			check g_arm_instruction_set_cond(cond)

		}

	}

	@syntax {

		@assert {

			S == 1

		}

		@conv {

			reg_D = Register(Rd)
			reg_N = Register(Rn)
			const = ARMExpandImm_C(imm12, APSR_C)

		}

		@asm ands ?reg_D reg_N const

		@rules {

			check g_arm_instruction_set_cond(cond)

		}

	}

}