blob: 723e231333710c2c3154f053c8cb4ca98168a633 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
|
/* Chrysalide - Outil d'analyse de fichiers binaires
* ##FILE## - traduction d'instructions ARMv7
*
* Copyright (C) 2017 Cyrille Bagard
*
* This file is part of Chrysalide.
*
* Chrysalide is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation; either version 3 of the License, or
* (at your option) any later version.
*
* Chrysalide is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*
* You should have received a copy of the GNU General Public License
* along with Chrysalide. If not, see <http://www.gnu.org/licenses/>.
*/
@title CDP, CDP2
@id 29
@desc {
Coprocessor Data Processing tells a coprocessor to perform an operation that is independent of ARM core registers and memory. If no coprocessor can execute the instruction, an Undefined Instruction exception is generated. This is a generic coprocessor instruction. Some of the fields have no functionality defined by the architecture and are free for use by the coprocessor instruction set designer. These are the opc1, opc2, CRd, CRn, and CRm fields. However, coprocessors CP8-CP15 are reserved for use by ARM, and this manual defines the valid CDP and CDP2 instructions when coproc is in the range p8-p15. For more information see Coprocessor support on page A2-94.
}
@encoding (T1) {
@word 1 1 1 0 1 1 1 0 opc1(4) CRn(4) CRd(4) coproc(4) opc2(3) 0 CRm(4)
@syntax {
@conv {
cp = CoProcessor(coproc)
direct_opc1 = UInt(opc1)
direct_CRd = UInt(CRd)
direct_CRn = UInt(CRn)
direct_CRm = UInt(CRm)
direct_opc2 = UInt(opc2)
}
@asm cdp cp direct_opc1 direct_CRd direct_CRn direct_CRm ?direct_opc2
}
}
@encoding (A1) {
@word 1 1 1 0 1 1 1 0 opc1(4) CRn(4) CRd(4) coproc(4) opc2(3) 0 CRm(4)
@syntax {
@conv {
cp = CoProcessor(coproc)
direct_opc1 = UInt(opc1)
direct_CRd = UInt(CRd)
direct_CRn = UInt(CRn)
direct_CRm = UInt(CRm)
direct_opc2 = UInt(opc2)
}
@asm cdp cp direct_opc1 direct_CRd direct_CRn direct_CRm ?direct_opc2
}
}
@encoding (T2) {
@word 1 1 1 1 1 1 1 0 opc1(4) CRn(4) CRd(4) coproc(4) opc2(3) 0 CRm(4)
@syntax {
@conv {
cp = CoProcessor(coproc)
direct_opc1 = UInt(opc1)
direct_CRd = UInt(CRd)
direct_CRn = UInt(CRn)
direct_CRm = UInt(CRm)
direct_opc2 = UInt(opc2)
}
@asm cdp cp direct_opc1 direct_CRd direct_CRn direct_CRm ?direct_opc2
}
}
@encoding (A2) {
@word 1 1 1 1 1 1 1 0 opc1(4) CRn(4) CRd(4) coproc(4) opc2(3) 0 CRm(4)
@syntax {
@conv {
cp = CoProcessor(coproc)
direct_opc1 = UInt(opc1)
direct_CRd = UInt(CRd)
direct_CRn = UInt(CRn)
direct_CRm = UInt(CRm)
direct_opc2 = UInt(opc2)
}
@asm cdp cp direct_opc1 direct_CRd direct_CRn direct_CRm ?direct_opc2
}
}
|