summaryrefslogtreecommitdiff
path: root/plugins/arm/v7/opdefs/sxth_A88235.d
blob: 080d85c12d97efb8efb0abdbd2e368f18c88ebd6 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99

/* Chrysalide - Outil d'analyse de fichiers binaires
 * ##FILE## - traduction d'instructions ARMv7
 *
 * Copyright (C) 2017 Cyrille Bagard
 *
 *  This file is part of Chrysalide.
 *
 *  Chrysalide is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 3 of the License, or
 *  (at your option) any later version.
 *
 *  Chrysalide is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with Foobar.  If not, see <http://www.gnu.org/licenses/>.
 */


@title SXTH

@id 234

@desc {

	Signed Extend Halfword extracts a 16-bit value from a register, sign-extends it to 32 bits, and writes the result to the destination register. The instruction can specify a rotation by 0, 8, 16, or 24 bits before extracting the 16-bit value.

}

@encoding (t1) {

	@half 1 0 1 1 0 0 1 0 0 0 Rm(3) Rd(3)

	@syntax {

		@conv {

			reg_D = Register(Rd)
			reg_M = Register(Rm)
			rotation = Rotation(0)

		}

		@asm sxth ?reg_D reg_M ?rotation

	}

}

@encoding (T2) {

	@word 1 1 1 1 1 0 1 0 0 0 0 0 1 1 1 1 1 1 1 1 Rd(4) 1 0 rotate(2) Rm(4)

	@syntax {

		@conv {

			reg_D = Register(Rd)
			reg_M = Register(Rm)
			rotation = Rotation(rotate:'000')

		}

		@asm sxth.w ?reg_D reg_M ?rotation

	}

}

@encoding (A1) {

	@word cond(4) 0 1 1 0 1 0 1 1 1 1 1 1 Rd(4) rotate(2) 0 0 0 1 1 1 Rm(4)

	@syntax {

		@conv {

			reg_D = Register(Rd)
			reg_M = Register(Rm)
			rotation = Rotation(rotate:'000')

		}

		@asm sxth ?reg_D reg_M ?rotation

		@rules {

			check g_arm_instruction_set_cond(cond)

		}

	}

}