summaryrefslogtreecommitdiff
path: root/plugins/arm/v7/opdefs/ubfx_A88246.d
blob: 3fe25c7a3f9f28d8be3b5d7c29964b050e4e2b38 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87

/* Chrysalide - Outil d'analyse de fichiers binaires
 * ##FILE## - traduction d'instructions ARMv7
 *
 * Copyright (C) 2017 Cyrille Bagard
 *
 *  This file is part of Chrysalide.
 *
 *  Chrysalide is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 3 of the License, or
 *  (at your option) any later version.
 *
 *  Chrysalide is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with Chrysalide.  If not, see <http://www.gnu.org/licenses/>.
 */


@title UBFX

@id 245

@desc {

	Unsigned Bit Field Extract extracts any number of adjacent bits at any position from a register, zero-extends them to 32 bits, and writes the result to the destination register.

}

@encoding (T1) {

	@word 1 1 1 1 0 0 1 1 1 1 0 0 Rn(4) 0 imm3(3) Rd(4) imm2(2) 0 widthm1(5)

	@syntax {

		@subid 732

		@conv {

			reg_D = Register(Rd)
			reg_N = Register(Rn)
			lsbit = UInt(imm3:imm2)
			widthminus1 = UInt(widthm1)
			width = MinusBitDiff(widthminus1, lsbit)

		}

		@asm ubfx reg_D reg_N lsbit width

	}

}

@encoding (A1) {

	@word cond(4) 0 1 1 1 1 1 1 widthm1(5) Rd(4) lsb(5) 1 0 1 Rn(4)

	@syntax {

		@subid 733

		@conv {

			reg_D = Register(Rd)
			reg_N = Register(Rn)
			lsbit = UInt(lsb)
			widthminus1 = UInt(widthm1)
			width = MinusBitDiff(widthminus1, lsbit)

		}

		@asm ubfx reg_D reg_N lsbit width

		@rules {

			check g_arm_instruction_set_cond(cond)

		}

	}

}