summaryrefslogtreecommitdiff
path: root/plugins/arm/v7/opdefs/lsl_A8895.d
diff options
context:
space:
mode:
authorCyrille Bagard <nocbos@gmail.com>2018-05-28 20:34:24 (GMT)
committerCyrille Bagard <nocbos@gmail.com>2018-05-28 20:34:24 (GMT)
commit5311a943dffcc410739509b9215ca464f6d1e54c (patch)
tree9c34b5176606aa7bb3dcfb5970a20e3f9b27f1c3 /plugins/arm/v7/opdefs/lsl_A8895.d
parent9f5ed46de568d3db882c939c8ca9d0117bff3369 (diff)
Included support for ARMv7 system instructions.
Diffstat (limited to 'plugins/arm/v7/opdefs/lsl_A8895.d')
-rw-r--r--plugins/arm/v7/opdefs/lsl_A8895.d167
1 files changed, 0 insertions, 167 deletions
diff --git a/plugins/arm/v7/opdefs/lsl_A8895.d b/plugins/arm/v7/opdefs/lsl_A8895.d
deleted file mode 100644
index 59bbb91..0000000
--- a/plugins/arm/v7/opdefs/lsl_A8895.d
+++ /dev/null
@@ -1,167 +0,0 @@
-
-/* Chrysalide - Outil d'analyse de fichiers binaires
- * ##FILE## - traduction d'instructions ARMv7
- *
- * Copyright (C) 2017 Cyrille Bagard
- *
- * This file is part of Chrysalide.
- *
- * Chrysalide is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License as published by
- * the Free Software Foundation; either version 3 of the License, or
- * (at your option) any later version.
- *
- * Chrysalide is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with Chrysalide. If not, see <http://www.gnu.org/licenses/>.
- */
-
-
-@title LSL (register)
-
-@id 94
-
-@desc {
-
- Logical Shift Left (register) shifts a register value left by a variable number of bits, shifting in zeros, and writes the result to the destination register. The variable number of bits is read from the bottom byte of a register. It can optionally update the condition flags based on the result.
-
-}
-
-@encoding (t1) {
-
- @half 0 1 0 0 0 0 0 0 1 0 Rm(3) Rdn(3)
-
- @syntax {
-
- @subid 282
-
- @conv {
-
- reg_D = Register(Rdn)
- reg_N = Register(Rdn)
- reg_M = Register(Rm)
-
- }
-
- @asm lsl ?reg_D reg_N reg_M
-
- }
-
-}
-
-@encoding (T2) {
-
- @word 1 1 1 1 1 0 1 0 0 0 0 S(1) Rn(4) 1 1 1 1 Rd(4) 0 0 0 0 Rm(4)
-
- @syntax {
-
- @subid 283
-
- @assert {
-
- S == 0
-
- }
-
- @conv {
-
- reg_D = Register(Rd)
- reg_N = Register(Rn)
- reg_M = Register(Rm)
-
- }
-
- @asm lsl.w ?reg_D reg_N reg_M
-
- }
-
- @syntax {
-
- @subid 284
-
- @assert {
-
- S == 1
-
- }
-
- @conv {
-
- reg_D = Register(Rd)
- reg_N = Register(Rn)
- reg_M = Register(Rm)
-
- }
-
- @asm lsls.w ?reg_D reg_N reg_M
-
- }
-
-}
-
-@encoding (A1) {
-
- @word cond(4) 0 0 0 1 1 0 1 S(1) 0 0 0 0 Rd(4) Rm(4) 0 0 0 1 Rn(4)
-
- @syntax {
-
- @subid 285
-
- @assert {
-
- S == 0
-
- }
-
- @conv {
-
- reg_D = Register(Rd)
- reg_N = Register(Rn)
- reg_M = Register(Rm)
-
- }
-
- @asm lsl ?reg_D reg_N reg_M
-
- @rules {
-
- check g_arm_instruction_set_cond(cond)
-
- }
-
- }
-
- @syntax {
-
- @subid 286
-
- @assert {
-
- S == 1
-
- }
-
- @conv {
-
- reg_D = Register(Rd)
- reg_N = Register(Rn)
- reg_M = Register(Rm)
-
- }
-
- @asm lsls ?reg_D reg_N reg_M
-
- @rules {
-
- check g_arm_instruction_set_cond(cond)
-
- }
-
- }
-
-}
-