summaryrefslogtreecommitdiff
path: root/plugins/arm/v7/opdefs/add_A886.d
diff options
context:
space:
mode:
Diffstat (limited to 'plugins/arm/v7/opdefs/add_A886.d')
-rw-r--r--plugins/arm/v7/opdefs/add_A886.d80
1 files changed, 59 insertions, 21 deletions
diff --git a/plugins/arm/v7/opdefs/add_A886.d b/plugins/arm/v7/opdefs/add_A886.d
index e4f9e00..c84259f 100644
--- a/plugins/arm/v7/opdefs/add_A886.d
+++ b/plugins/arm/v7/opdefs/add_A886.d
@@ -2,7 +2,7 @@
/* Chrysalide - Outil d'analyse de fichiers binaires
* ##FILE## - traduction d'instructions ARMv7
*
- * Copyright (C) 2015 Cyrille Bagard
+ * Copyright (C) 2017 Cyrille Bagard
*
* This file is part of Chrysalide.
*
@@ -23,19 +23,29 @@
@title ADD (register, Thumb)
-@desc This instruction adds a register value and an optionally-shifted register value, and writes the result to the destination register. It can optionally update the condition flags based on the result.
+@id 5
+
+@desc {
+
+ This instruction adds a register value and an optionally-shifted register value, and writes the result to the destination register. It can optionally update the condition flags based on the result.
+
+}
@encoding (t1) {
@half 0 0 0 1 1 0 0 Rm(3) Rn(3) Rd(3)
- @syntax "adds" <reg_D> <reg_N> <reg_M>
+ @syntax {
+
+ @conv {
- @conv {
+ reg_D = Register(Rd)
+ reg_N = Register(Rn)
+ reg_M = Register(Rm)
- reg_D = Register(Rd)
- reg_N = Register(Rn)
- reg_M = Register(Rm)
+ }
+
+ @asm add ?reg_D reg_N reg_M
}
@@ -45,12 +55,17 @@
@half 0 1 0 0 0 1 0 0 DN(1) Rm(4) Rdn(3)
- @syntax <reg_DN> <reg_M>
+ @syntax {
+
+ @conv {
+
+ reg_D = Register(DN:Rdn)
+ reg_N = Register(DN:Rdn)
+ reg_M = Register(Rm)
- @conv {
+ }
- reg_DN = Register(DN:Rdn)
- reg_M = Register(Rm)
+ @asm add ?reg_D reg_N reg_M
}
@@ -60,22 +75,45 @@
@word 1 1 1 0 1 0 1 1 0 0 0 S(1) Rn(4) 0 imm3(3) Rd(4) imm2(2) type(2) Rm(4)
- @syntax <reg_D> <reg_N> <reg_M> <?shift>
+ @syntax {
+
+ @assert {
+
+ S == 0
- @conv {
+ }
- reg_D = Register(Rd)
- reg_N = Register(Rn)
- reg_M = Register(Rm)
- setflags = (S == '1')
- shift = DecodeImmShift(type, imm3:imm2)
+ @conv {
+
+ reg_D = Register(Rd)
+ reg_N = Register(Rn)
+ reg_M = Register(Rm)
+ shift = DecodeImmShift(type, imm3:imm2)
+
+ }
+
+ @asm add.w ?reg_D reg_N reg_M ?shift
}
- @rules {
+ @syntax {
+
+ @assert {
+
+ S == 1
+
+ }
+
+ @conv {
+
+ reg_D = Register(Rd)
+ reg_N = Register(Rn)
+ reg_M = Register(Rm)
+ shift = DecodeImmShift(type, imm3:imm2)
+
+ }
- if (setflags); chk_call ExtendKeyword("s")
- chk_call ExtendKeyword(".w")
+ @asm adds.w ?reg_D reg_N reg_M ?shift
}